Vol. No. 9, Issue No. 02, July - December 2017

ISSN (O) 2321-2055 ISSN (P) 2321-2045

# IMPLEMENTATION OF MULTILEVEL INVERTER FOR

### SOLAR POWERED INDUSTRIAL UPS SYSTEMS

## R.Uthirasamy<sup>1</sup>, P.Ravi Kumar<sup>2</sup>, V.J.Vijayalakshmi<sup>3</sup>, J.Karpagam<sup>4</sup>

<sup>1,2,3,4</sup>Department of EEE, KPR Institute of Engineering & Technology,

#### ABSTRACT

The unbalanced load becomes non-linear, a the neutral of the loads are available. The four leg inverter produces the three output voltages independently with one additional leg. The main feature of a three phase inverter with an additional neutral leg, its ability to deal with load unbalance in a system. Also, in three leg Voltage Source Inverters (VSI) neutral current handling is one of the series problem under unbalanced load conditions. The goal of the three phase four leg inverter is to maintain the desired sinusoidal output voltage waveform for all loading conditions and transients. The neutral connection is present to handle the ground current due to unbalanced loads. This four wire inverter system is most applicable for UPS applications. In four leg inverter the voltage stress and harmonic issues is similar to that of conventional three wire VSI. To minimize the voltage stress and harmonic filter and with filter circuit) with multilevel inverter according to their switches, voltage balancing condition and Total Harmonic Distortion (THD). The entire system is simulated using MATLAB/SIMULINK.

Key words: Four wire Voltage Source Inverter, Cascaded Multilevel inverter (CMLI), Total Harmonic Distortion.

#### I. INTRODUCTION

In power electronics conversion systems, AC power sources often feeds a star connected three-phase load with accessible neutral terminal. The currents flowing on each phase are generally not balanced. So, a connection to the neutral terminal should be provided by adding an extra wire to the inverter [1]. Compared to a three-phase three-wire system, it provides three dimensional controls by not using isolation transformer. Four-Leg converters are better actuating converter choice for unbalanced load conditions due to the introduction of the fourth leg. Essentially, the three phase currents/voltages can be regulated independently using the four-leg converters, which find applications in load balancing, distortion mitigation, and fault toleration [2].Multilevel inverters are being increasingly used in high power applications due to their superior performance over two level inverters.

The main advantages of MLI are: higher output voltage with same device rating and lower harmonic content. The general structure of the multilevel VSI is to synthesize a sinusoidal output voltage from several levels of dc voltages; it can therefore be described as a Voltage Synthesizer. In conventional VSI, the maximum voltage output is determined by the blocking capability of each device whereas in a multilevel structure, the voltage stress on each switching device can be reduced in proportional to the number of voltage levels, thus this inverter can handle higher voltages. Another significant advantage is that several voltage levels leads to a better and

#### Vol. No. 9, Issue No. 02, July - December 2017

ISSN (O) 2321-2055 ISSN (P) 2321-2045

more sinusoidal voltage waveform. As a result, a lower Total Harmonic Distortion (THD) is obtained [3-5]. This paper is organized with the following sections: Section-I shows the introduction of MLI. The circuit description of four wire inverter and MLI are addressed in Section-II. In Section-III the comparison and switching combinations of inverters are shown with its output voltages. Complete reviews of three phase four wire inverter and single H-bridge MLI simulation results are obtained in Section-IV. Finally, the conclusion is presented in Section-V.

#### **II. CIRCUIT DESCRIPTION OF INVERTER**

#### 2.1Four wire inverter

The two main ways for neutral wire connection are

- Inverter with split dc link capacitors
- Inverter with fourth (neutral) leg

The first way is the simple method but it generates the zero sequence harmonics. When the load is unbalanced or non-linear a high voltage ripple over supply capacitor is produced by neutral currents. The second way is it requires additional power switches and is quite complex control strategy. It offers different advantages such as increased maximum output voltage value, reduction of neutral currents and the possibility of neutral point voltage control shown in Fig. 1.



#### Fig.1. Three phase four wire inverter with split dc link capacitor

In four leg inverters the load neutral wire is connected to the fourth leg as shown in Fig. 2. This provides the flexibility to control the neutral voltage and hence produces balanced voltages across each phase is  $V_{dc}$ . The two additional power switches in four wire doubles the number of inverter output states from  $8(=2^3)$  to  $16(=2^4)$ . This improves the quality of the output waveform.



Fig.2. Three phase four wire inverter with switches in fourth (neutral) leg



Vol. No. 9, Issue No. 02, July - December 2017

ISSN (O) 2321-2055 ISSN (P) 2321-2045

#### 2.2 Multi level inverter

A cascaded multilevel inverter is a power electronic device built to synthesize a desired AC voltage from several levels of DC voltages [6]. The most common topologies of multilevel inverters are the following: the Diode-Clamped Multilevel Inverter (DCMLI), the Flying Capacitor Multilevel Inverter (FCMLI) and the Cascaded Multilevel Inverter (CMLI). CMLI topology is the most attractive. It requires the least number of components. It has simple circuit layout and modular in structure. Furthermore, this type of topology is free of DC voltage balancing issue that occurred in DCMLI and FCMLI topologies. Multilevel voltage source inverters offer several advantages compared to their conventional counterparts. Synthesizing the sinusoidal ac output terminal voltage from several levels of dc voltages, staircase waveforms can be produced with low harmonic distortion and thereby reducing the filter requirements [7-10].

Here new converter structure, CMLI with separate dc sources (SDC's) is introduced. This new converter can avoid extra clamping diodes or voltage balancing capacitors. Fig.3. shows the basic structure of the single phase cascaded H-bridge inverters with SDC's. Each SDC is associated with a single-phase full-bridge inverter. The ac terminal voltages of different level inverters are connected in series.

Fig.4. shows the synthesized output voltage waveform of an 11-level CMLI with five SDC's. The phase output voltage is synthesized by the sum of four inverter outputs, i.e.,  $V_{an} = V_1 + V_2 + V_3 + V_{4+}V_5$ . Each single-phase full bridge inverter can generate three level outputs  $+V_{dc}$ , 0 and  $-V_{dc}$ . This is possible by connecting the dc sources sequentially to the ac side via the four gate-turn-off (GTO) devices. Each level of the full-bridge converter consists of four switches  $S_1$ ,  $S_2$ ,  $S_3$  and  $S_4$ . For example take the top level of Fig.3. Turn on switches  $S_1$  and  $S_4$  yields  $V_1 = +V_{dc}$  and turning on switches S2 and S3 yields  $V_1 = -V_{dc}$ . By turn off all switches yields  $V_1 = 0$ . Similarly, the ac output voltage at each level can be obtained in the same manner. Minimum harmonic distortion can be obtained by controlling the conducting angles at different inverter levels. With the phase current,  $i_a$ , leading or lagging the phase voltage  $V_{an}$  by 90°, the average charge to each dc capacitor is equal to zero over one line cycle, shown in Fig.4. Therefore, all SDC capacitor voltages can be balanced.

For a stepped waveform such as the one depicted in Fig.4 with steps, the Fourier Transform for this waveform follows:

$$V(\omega t) = \frac{4V_{dc}}{\pi} \sum_{n} \left[ \cos(n\theta_1) + \cos(n\theta_2) + \dots + \cos(n\theta_8) \right] \frac{\sin(n\omega t)}{n}$$
(1)

Where n=1, 3, 5, 7...the magnitudes of the Fourier coefficients when normalized with respect to  $V_{dc}$  are as follows:

$$H(n) = \frac{4}{\pi n} \left[ \cos(n\theta_1) + \cos(n\theta_2) + \dots + \cos(n\theta_8) \right]$$
(2)

Where n=1, 3, 5, 7... and the conducting angles are  $\theta_1, \theta_2, ..., \theta_s$  can be chosen such that the voltage THD is a minimum. Generally, these angles are chosen so that pre-dominant lower frequency harmonics of 5th, 7th, 11<sup>th</sup> and 13<sup>th</sup> are eliminated.



Vol. No. 9, Issue No. 02, July - December 2017

ISSN (O) 2321-2055 ISSN (P) 2321-2045







Fig.4. Output voltage waveform for 11-level CMLI

# III. THE COMPARISON AND SWITCHING COMBINATIONS OF INVERTERS WITH ITS OUTPUT VOLTAGES

#### TABLE - I

| S.No. | Topology                     | Four Wire Inverter | CMLI                          |
|-------|------------------------------|--------------------|-------------------------------|
| 1     | Power semiconductor switches | 8                  | 2(m-1)                        |
| 2     | DC bus capacitors            | 0                  | (m-1)/2                       |
| 3     | SPWM control technique       | Possible           | Multicarrier phase<br>shifted |
| 4     | Voltage unbalancing          | Highly balanced    | very small                    |

#### COMPARISON OF THREE PHASE FOUR WIRE AND MULTILEVEL INVERTER

|                   | International Journal of Electrical and Electronics Engineers |                             |                                                                                              |                                            |  |  |  |
|-------------------|---------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------|--|--|--|
| Vol. No. 9, Issue |                                                               |                             | No. 02, July - December 2017                                                                 | ISSN (O) 2321-2055<br>ISSN (P) 2321-2045   |  |  |  |
|                   | 5                                                             | Harmonic Filters            | It requires harmonic filter to<br>remove lower order harmonic<br>currents from supply system | Does not require<br>any harmonic<br>filter |  |  |  |
|                   | 6                                                             | THD of output phase voltage | 30.98%                                                                                       | 16.36%                                     |  |  |  |
|                   | 7                                                             | Applications                | Distributed power generators,<br>Active power filters, Three-<br>phase PWM rectifiers        | PV, Fuel cells,<br>Battery system          |  |  |  |

The four leg inverters having the possible sixteen switch combinations. The switching vectors are represented by states  $[S_n, S_r, S_y, and S_b]$  of the inverter legs. There are 14 non-zero voltage vectors and two zero voltage vectors (1111), (0000). Any three phase sinusoidal set of quantities can be transformed to an orthogonal reference [11-13]. The three phase variables  $K_r$ ,  $K_y$  and  $K_b$  can be transformed into orthogonal coordinates  $K_{\alpha}$ ,  $K_{\beta}$ ,  $K_{\gamma}$  using equation (3) and the voltage vector components for the given switching states can be calculated as,

$$\begin{pmatrix} K_{\alpha} \\ K_{\beta} \\ K_{\gamma} \end{pmatrix} = \frac{2}{3} \begin{bmatrix} \cos\theta & \cos(\theta - 2\pi/3) \cos(\theta - 4\pi/3) \\ \sin\theta & \sin(\theta - 2\pi/3) \sin(\theta - 4\pi/3) \\ 1/2 & 1/2 & 1/2 \end{bmatrix} \begin{bmatrix} K_{r} \\ K_{y} \\ K_{b} \end{bmatrix}$$
(3)

Where  $\theta$  the angle of orthogonal set and  $\alpha$ - $\beta$ - $\gamma$  is are angles with respect to arbitrary reference. If  $\alpha$ - $\beta$ - $\gamma$  axes are stationary and the  $\alpha$ -axis is aligned, then  $\theta$ =0 at all times. Therefore, we get

$$\begin{bmatrix} K_{a} \\ K_{\beta} \\ K_{\gamma} \end{bmatrix} = 2/3 \begin{bmatrix} 1 & -\frac{1}{2} & -\frac{1}{2} \\ 0 & \frac{\sqrt{3}}{2} & -\frac{\sqrt{3}}{2} \\ \frac{1}{2} & \frac{1}{2} & \frac{1}{2} \end{bmatrix} \begin{bmatrix} K_{r} \\ K_{y} \\ K_{b} \end{bmatrix} (4)$$

The above matrix can be re-written in equations as

$$K_{\alpha} = \frac{1}{3} (2K_{r} - K_{y} - K_{b})$$
(5)  
$$K_{\beta} = \frac{1}{\sqrt{3}} (K_{y} - K_{b})$$
(6)  
$$K_{\gamma} = \frac{1}{3} (K_{r} + K_{y} + K_{b})$$
(7)

When the leg is denoted by 1 the upper switch is closed when the leg is 0 the lower switch of the leg is closed. The switch positions determine the phase to neutral voltages, which are transformed to  $\alpha$ - $\beta$ - $\gamma$  coordinates using equation (2). Table II shows the phase to neutral voltages and transformed  $\alpha$ - $\beta$ - $\gamma$  voltages for each inverter switching state.



Vol. No. 9, Issue No. 02, July - December 2017

TABLE - II

ISSN (O) 2321-2055 ISSN (P) 2321-2045

| SWITCHIN | NG COMBI | NATION AN | D OUTPUT | VOLTAGES FOR | R 3-PHASE 4-WIF | RE INVERTER |
|----------|----------|-----------|----------|--------------|-----------------|-------------|
|          |          |           |          |              |                 |             |

| SWITCHING<br>STATE | $\mathbf{V}_{\mathbf{rn}}$ | $\mathbf{V}_{\mathbf{yn}}$ | $\mathbf{V}_{\mathbf{bn}}$ | $\mathbf{V}_{a}$     | $V_{\beta}$          | $\mathbf{V}_{\gamma}$ |
|--------------------|----------------------------|----------------------------|----------------------------|----------------------|----------------------|-----------------------|
| 0000               | 0                          | 0                          | 0                          | 0                    | 0                    | 0                     |
| 0001               | 0                          | 0                          | $V_{dc}$                   | -1/3V <sub>dc</sub>  | $-1/\sqrt{3V_{dc}}$  | 1/3V <sub>dc</sub>    |
| 0010               | 0                          | $V_{dc}$                   | 0                          | - 1/3V <sub>dc</sub> | $1/\sqrt{3V_{dc}}$   | $1/3V_{dc}$           |
| 0011               | 0                          | $V_{dc}$                   | V <sub>dc</sub>            | - 2/3V <sub>dc</sub> | 0                    | $2/3V_{dc}$           |
| 0100               | V <sub>dc</sub>            | 0                          | 0                          | 2/3V <sub>dc</sub>   | 0                    | 1/3V <sub>dc</sub>    |
| 0101               | V <sub>dc</sub>            | 0                          | $V_{dc}$                   | $1/3V_{dc}$          | - $1/\sqrt{3V_{dc}}$ | 2/3V <sub>dc</sub>    |
| 0110               | V <sub>dc</sub>            | $V_{dc}$                   | 0                          | 1/3V <sub>dc</sub>   | $1/\sqrt{3V_{dc}}$   | 2/3V <sub>dc</sub>    |
| 0111               | V <sub>dc</sub>            | $V_{dc}$                   | V <sub>dc</sub>            | 0                    | 0                    | V <sub>dc</sub>       |
| 1000               | - V <sub>dc</sub>          | - V <sub>dc</sub>          | - V <sub>dc</sub>          | 0                    | 0                    | -V <sub>dc</sub>      |
| 1001               | - V <sub>dc</sub>          | - V <sub>dc</sub>          | 0                          | -1/3V <sub>dc</sub>  | - $1/\sqrt{3V_{dc}}$ | - 2/3V <sub>dc</sub>  |
| 1010               | - V <sub>dc</sub>          | 0                          | - V <sub>dc</sub>          | - 1/3V <sub>dc</sub> | $1/\sqrt{3V_{dc}}$   | - 2/3V <sub>dc</sub>  |
| 1011               | - V <sub>dc</sub>          | 0                          | 0                          | - 2/3V <sub>dc</sub> | 0                    | -1/3V <sub>dc</sub>   |
| 1100               | 0                          | - V <sub>dc</sub>          | - V <sub>dc</sub>          | 2/3V <sub>dc</sub>   | 0                    | - 2/3V <sub>dc</sub>  |
| 1101               | 0                          | - V <sub>dc</sub>          | 0                          | 1/3V <sub>dc</sub>   | - $1/\sqrt{3V_{dc}}$ | -1/3V <sub>dc</sub>   |
| 1110               | 0                          | 0                          | - V <sub>dc</sub>          | 1/3V <sub>dc</sub>   | $1/\sqrt{3V_{dc}}$   | -1/3V <sub>dc</sub>   |
| 1111               | 0                          | 0                          | 0                          | 0                    | 0                    | 0                     |

A multilevel converter has several advantages over a conventional converter that uses high switching frequency pulse width modulation (PWM). The attractive features of a multilevel converter can be briefly summarized as follows.

> Staircase waveform quality: Multilevel converters not only generate the output voltages with low distortion but also it reduces the dv/dt stresses. Thus Electro-Magnetic Compatibility (EMC) problems can be reduced.

> Common-mode (CM) voltage: Multilevel converters produce smaller CM voltage with the stress in the bearings of a motor connected to a multilevel motor drive can be reduced. Furthermore, CM voltage can be eliminated by using advanced modulation strategies.

Switching frequency: Multilevel converters can operate at both fundamental switching frequency and high switching frequency PWM.

The following are the main advantages and drawbacks of the cascaded H-bridge MLI:

Advantages:

• The number of possible output voltage levels is more than twice the number of dc sources (m = 2s + 1).

• The series of H-bridges makes for modularized layout and packaging. This will enable the manufacturing process to be done more quickly and cheaply.

Drawbacks:

• Separate dc sources are required for each of the H-bridge for the conversion of the active power which limits its use.

# International Journal of Electrical and Electronics EngineersVol. No. 9, Issue No. 02, July - December 2017ISSN (O) 2321-2055ISSN (P) 2321-2045ISSN (P) 2321-2045

#### IV. SIMULATION RESULTS OF INVERTER

The Fig.5shows the three phase four wire inverter. An input of 440 V, 50Hz three phase AC supply is given to three phase uncontrolled rectifier. The output of uncontrolled rectifier is fed to three phase four wire VSI through filter circuit.



Fig.5. Simulation circuit of three phase four wire inverter

From the simulation analysis of Fig.5.

(i) The wire N provides a lower impedance loop for unbalanced current and triples the n harmonics, so the imbalance of output voltage is dramatically reduced.

(ii) The neutral inductance  $L_n$  reduces the current that flows through the switching components of wire N.The Fig.6.shows the three phase input voltage source for the rectifier



Fig.6.Input voltage of three phase AC source

The Fig.7.shows the simulation results for three phase four wire inverter with each output is phase shifted by  $120^{\circ}$ .





The Fig.8.shows the DC source input voltage for four wire inverter.



Fig.8. Simulation circuit of DC source four wire inverter.

Three line voltages  $V_{RY}$ ,  $V_{YB}$  and  $V_{BR}$  are step waves, with step height  $V_{dc}/2$  and  $V_{dc}$ . The three line voltages are mutually phase shifted by 120° as shown in Fig.9.



Fig.9.Simulation result of four wire inverter with input as a dc source



Vol. No. 9, Issue No. 02, July - December 2017

ISSN (O) 2321-2055 ISSN (P) 2321-2045

The neutral voltage waveform for four wire inverter as shown in Fig. 10.



Fig.10. Neutral voltage of four wire inverter

The Fig.11.shows the THD level for four wire inverter and the distortion is about 30.98% without any filter component.





By using filter component the level THD is reduced and the THD is 3.92% is shown in Fig.12.



#### Fig.12. THD level for four wire inverter with filter component

The Fig.13.shows the MATLAB/SIMULINK for three phase cascaded multilevel inverter for 27 level.





#### Fig. 13. SIMULINK model of three phase 27-level cascaded multilevel inverter

The Fig.14.shows the single phase multilevel inverter which consists of 25 H-bridges.



#### Fig.14. MATLAB/SIMULINK for the single phase multilevel inverter

The single H-bridge inverter with separate DC source is given the pulse for each switch is shown in Fig.15.



#### Fig.15. Single H-bridge multi level inverter

The Fig.16.shows the output voltage for three phase MLI which has 27 levels.



Fig.16. Three phase output voltages for multi level inverter

The output voltage for phase R, Y, B is shown in Fig.17.



Fig.17. Phase output voltage of 27-level multilevel inverter

The Fig. 18 shows the per phase output voltage of 27 level.



Fig.18. Per phase voltage of 27-level CMLI

The Fig.19.shows the THD level for 27 level multilevel inverter which has the harmonic distortion of 16.36%.

Vol. No. 9, Issue No. 02, July - December 2017



Fig.19. THD of 27-level multilevel inverter

#### V. CONCLUSION

The four-leg converter has advantage to compensation for neutral current, since it compensates neutral current directly. The fourth leg of the topology makes the inverter have the ability of handling unbalanced loads. The inductor of the fourth leg weakens the ability to handle unbalance loads, but it is necessary for the purpose of dramatically reducing the current through the fourth leg. The voltage stress of four wire VSI is larger than that of CMLI. So it requires soft switching techniques. A cascade multilevel inverter topology has been proposed that requires only a single DC power source. The AC output voltage of the multilevel inverter is a near-sinusoidal waveform, multilevel inverter operates with a low switching frequency and voltage switching is done for relatively lower voltage levels. Compared to multilevel inverter, four wire inverter requires less number of switches and it balanced for any load condition. By using filter only the level of harmonics in four wire inverter is reduced. But in multilevel inverter, it requires more switches and synthesizes a desired AC voltage from several levels of DC voltages and the level of harmonics is reduced when the step increases.

#### REFERENCES

- E. Ozdemir1, S. Ozdemir, L. M. Tolbert, B. Ozpineci "Fundamental Frequency Modulated Multilevel Inverter for Three-Phase Stand-Alone Photovoltaic Application" *IEEE Transactions on Industrial Electronics*, Vol. 54, No. 4, August 2008.
- [2] Gan Dong and OlorunfemiOjo, "Current Regulation in Four-Leg Voltage-Source Converters" *IEEE Transactions on Industrial Electronics*, Vol. 54, No. 4, August 2007.
- [3] John N. Chiasson1, BurakOzpineci and Leon M. Tolbert "A Five-Level Three-Phase Hybrid Cascade Multilevel Inverter Using a Single DC Source for a PM Synchronous Motor Drive" *IEEE 2007*.
- [4] R. Uthirasamy, U.S. Ragupathy, R. Mithra, 'Design and Investigation of Solar Powered Soft Switched Z-Source Inverter', *Lecture Notes in Electrical Engineering 326*, DOI 10.1007/978-81-322-2119-7\_13, © Springer India, 2015.
- [5] Ramasami Uthirasamy, Uthandipalayam Subramaniyam Ragupathy, Venkatachalam Kumar Chinnaiyan, Structure of boost DC-link cascaded multilevel inverter for uninterrupted power supply applications', *IET Power Electronics, vol. 8, no.11, pp.2085-2096, 2015.*

ISSN (O) 2321-2055

ISSN (P) 2321-2045



Vol. No. 9, Issue No. 02, July - December 2017

ISSN (O) 2321-2055 ISSN (P) 2321-2045

- [6] Kumar Chinnaiyan, V. and Jovitha Jerome "An Experimental Investigation on a Multilevel Inverter for Solar Energy Applications", International Journal of Electrical Power and Energy Systems, Elsevier Publications, Vol. 47, May 2013, pp 157-167.
- [7] Armando Bellini and Stefano Bifaretti "Modulation Techniques for Three-Phase Four-Leg Inverters" Proceedings of the 6th WSEAS International Conference on Power Systems, Lisbon, Portugal, September 22-24, 2006.
- [8] John N. ChiassonBurakOzpineci and Leon M. Tolbert "Trapezoidal PWM Scheme for Cascaded Multilevel Inverter" *First International Power and Energy Conference PECon*, November 2006.
- [9] N. A Azli, Member IEEE and Y. C. Choong "Analysis on the Performance of a Three-phase Cascaded H-Bridge Multilevel Inverter". *First International Power and Energy Conference PECon*, November 2006.
- [10] Zhong Du1, Leon M. Tolbert, John N. Chiasson, and BurakOzpineci "A Cascaded Multilevel Inverter Using a Single DC Source" *IEEE Trans Power Electron*, 2006.
- [11] Bellini and S. Bifaretti "A Simple Control Technique for three phase four leg inverters". SPEEDAM 2006.
- [12] Richard Zhang, V. Himamshu Prasad, DushanBoroyevich and Fred C.Le "Three-Dimensional Space Vector Modulation for Four –Leg Voltage-Source Converters" *IEEE Trans Power Electron*, Vol.17, No.3, May 2002.
- [13] Salem M. Ali Marian and P. Kazmierkowski "PWM Voltage and Current Control of Four-Leg VSI"IEEE 1998.